# A 93.3% Peak-Efficiency Self-Resonant Hybrid-Switched-Capacitor LED Driver in 0.18-μm CMOS Technology

Juan C. Castellanos<sup>®</sup>, *Student Member, IEEE*, Mert Turhan, *Student Member, IEEE*, and Eugenio Cantatore, *Fellow, IEEE* 

Abstract—This paper presents an integrated light-emitting diode (LED) driver based on a self-resonant hybrid-switchedcapacitor converter (H-SCC) operating in the megahertz range. An integrated zero-current detection (ZCD) circuit is designed to enable self-resonant operation and zero-current switching. A selfresonant timer is proposed to set the switching frequency to resonance automatically, accommodating for variations in the LED voltage, output current, inductor value, and/or parasitic components, and improving the converter efficiency at light loads without the need for an accurate clock with variable frequency. A ZCD threshold control is also proposed to enable continuous conduction mode and improve efficiency at large currents. The design of high-speed integrated current sensors to measure the inductor current in the H-SCC is also presented. Capacitors, power switches, ZCD, current monitors, and the control circuitry of the LED driver are integrated on-chip in a low-cost, 5-V, 0.18μm bulk CMOS technology. The proposed driver was measured using inductor values between 36 and 470 nH. It achieves a peak efficiency of 93.3% and an efficiency of 83.1% at the nominal current. The LED driver is able to control a 700mA LED down to less than 10% of its nominal current. The effective chip area is 7.5 mm<sup>2</sup>, and the maximum power density is 373 mW/mm<sup>2</sup>. To our knowledge, this LED driver can achieve efficiencies comparable to prior art LED drivers using a 6.6x smaller inductor.

Index Terms—CMOS integrated circuit, light-emitting diode (LED) drivers, power integrated circuits, switching converters, zero-current switching (ZCD).

# I. INTRODUCTION

IGHTING accounts for a significant percentage of global electricity usage and battery consumption in portable devices [1]. Solid-state light-emitting diode (LED) lighting has emerged as a solution offering high-efficiency and long operating lifetime. Moreover, LED technology enables novel form factors, miniaturization of light sources, color mixing flexibility, and novel smart lighting applications, based on internet of things (IoT) concepts [2]. LEDs are current controlled; thus, specialized devices, the LED drivers, are needed

Manuscript received November 25, 2017; revised March 25, 2018 and April 13, 2018; accepted April 14, 2018. Date of publication May 3, 2018; date of current version June 25, 2018. This paper was approved by Guest Editor Shidhartha Das. This work was supported in part by the ASLS Research Program under Project 12759, in part by The Netherlands Organisation for Scientific Research Domain TTW, and in part by Philips Lighting. (Corresponding author: Juan C. Castellanos.)

The authors are with the Electrical Engineering Department, Eindhoven University of Technology, 5600 MB Eindhoven, The Netherlands (e-mail: J.Castellanos@tue.nl).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2018.2828097

to regulate their current, bridging the difference between supply voltage and LED voltage with minimum losses. LED drivers should offer current control capability, high-power efficiency, high power density, and reliability in a compact form factor.

IC integration of LED drivers makes it possible to achieve compact form factors and smart functionalities such as dimming, communication, and integration with environmental sensors at low cost [3], [4]. However, it is a challenge to preserve high efficiency and current dimming capabilities when the driver is scaled to IC dimensions. Two main types of converters have been used in LED drivers: linear and switched-inductor converters. Linear converters are the most suitable candidates for IC integration, but they suffer from poor efficiency at large conversion ratios. Inductive converters [5]-[12] achieve high efficiency (ideally 100%), but they demand large inductors, which are difficult to integrate on-chip/in-package with low dc resistance. Inductive converters offer a continuous conversion ratio, which is suitable to dim the current of LEDs. Switchedcapacitor converters (SCCs) have enabled fully integrated voltage converters on-chip. However, SCCs suffer from chargetransfer losses which jeopardize the converter efficiency [13]. Also, they are limited to discrete conversion ratios and suffer from poor efficiency when the conversion ratio is different from the nominal one [14]. Taking into consideration the large variation of the LED forward voltage in manufacturing and the need for dimming, SCCs are not suitable for LED drivers. Some LED drivers use an SCC followed by a linear regulator to control the LED current [15]; however, the dissipative nature of the linear stage increases the total power losses.

Recent research in integrated voltage regulators has demonstrated on-chip dc–dc converters with reasonable power efficiency using hybrid SCCs (H-SCCs) [16]–[25]. A first H-SCC approach merges SCC and inductive converter in one single topology [16]. The SCC is used to step-down the input voltage using slow high-voltage devices, while the inductive converter is used to regulate the output voltage using fast low-voltage devices. In this way, the size of the inductor is reduced. However, this solution still demands a large number of discrete passive components, which increases cost and size. Other resonant approaches have used small inductor values connected to SCCs [17]–[22]. They are able to eliminate the charge-transfer losses, as well as decrease switching losses performing soft-switching at the resonant frequency. Indeed, the switching frequency is chosen equal to the resonant

frequency between the flying capacitors of an SCC and a small inductor.

Comparison studies among optimized on-chip power converters constrained to the same area have shown that resonant H-SCCs converters using miniature inductors have better efficiencies than switched-inductor counterparts like buck converters [26]. This is due to the higher switching frequencies required in switched-inductor converters to achieve current ripples comparable to the one observed in resonant H-SCCs. Moreover, if the converters are operated at the same frequency, same chip area, and with inductances up to hundreds of nanohenrys, H-SCCs are more efficient than buck converters due to their smaller rms-to-dc inductor current ratio, which leads to smaller conduction losses. The LED driver which is the focus of this paper aims at a strong reduction in the inductor size compared to classical switched-inductor LED drivers (which typically require inductors of several microhenry), while keeping high-power efficiency. For this reason, a resonant H-SCC architecture is selected, because of its promising efficiency with minute inductors. Small external surface mounting device (SMD) or PCB inductors with large tolerances are typically used in resonant H-SCC. Some of these converters embed flying capacitors on-chip obtaining moderate efficiencies [17], [18], [21], [22]; others use several external capacitors of large values to improve power efficiency [19], [20], [23], [24]. External components, however, increase the form factor and result in resonant frequency variations according to the tolerances of the components and the interconnections. Hence, they demand a precise clock with variable frequency to accomplish resonant operation and achieve the best efficiency.

The design of previous H-SCC topologies normally aims at voltage-to-voltage conversion, where the output voltage is kept regulated. Expanding the report in [27], this paper proposes the first CMOS integrated LED driver exploiting a selfresonant H-SCC. This driver is capable to dim a white 700mA LED load using on-chip 5-V switches, in 0.18-μm CMOS technology, an on-chip capacitor, and a compact inductor from 36 to 470 nH, at a switching frequency in megahertz range. A self-resonant feature is also proposed in this paper, which waives the need of an accurate clock reference: the switching frequency is indeed automatically adjusted to the resonant frequency of the actual inductor and capacitors, including parasitics. An integrated zero-current detection (ZCD) circuit enables the self-resonant operation and zero-current switching (ZCS). The integrated current control loop, exploiting an onchip current sensor adapted to the H-SCC, keeps the output current at its desired value. Section II introduces the resonant H-SCC operation. Section III presents the system architecture and describes the power train, ZCD circuitry, self-resonant operation, the current sensor, and the current loop control. Section IV shows the experimental results, and conclusions are drawn in Section V.

# II. RESONANT HYBRID-SWITCHED CAPACITOR CONVERTER (H-SCC) OPERATION

A conceptual schematic of the proposed resonant H-SCC LED driver is shown in Fig. 1. The power train is composed



Fig. 1. Simplified schematic of integrated resonant H-SCC LED driver.



Fig. 2. Equivalent circuits of the H-SCC converter. (a) State 1. (b) State 2. (c) State 3. (d) State 4.

of four on-chip 5-V nMOS switches ( $Q_{1-4}$ ), one on-chip flying capacitor ( $C_{\rm fly}$ ), one SMD (or PCB printed) air-core inductor (L), and an SMD output capacitor ( $C_{\rm out}$ ). The use of the inductor in series with the load turns the converter into a suitable current source for LEDs, such as the 186-lm/700-mA LED LX18-P150-3 [28], which is used for most experimental characterizations. The operational states of the converter are described in Fig. 2.

The H-SCC operation is based on quasi-resonance between  $C_{fly}$  and L, i.e., state 2 [S2—Fig. 2(b)] and state 4 [S4—Fig. 2(d)]. Each of these states ends when the inductor current is zero, enabling a simple implementation of ZCS. ZCS is useful to decrease the switching losses. In pure resonant



Fig. 3. Inductor current waveform and gate control signals. (a) Full-state sequence:  $S1 \rightarrow S2 \rightarrow S3 \rightarrow S1 \rightarrow S4 \rightarrow S3$ . (b) Sequence for an output voltage above  $V_{\rm in}/2$ :  $S1 \rightarrow S2 \rightarrow S1 \rightarrow S4$ . (c) Sequence for an output voltage below  $V_{\rm in}/2$ :  $S2 \rightarrow S3 \rightarrow S4 \rightarrow S3$ .

operation (state sequence S2 $\rightarrow$ S4 $\rightarrow$ S2 $\rightarrow$ S4), the nominal conversion ratio is 2:1, i.e.,  $V_{\text{out}} = V_{\text{in}}/2$ .

To control the LED current and to cope with variable LED forward voltages, the converter has to enable  $V_{\rm out}$  higher and lower than  $V_{\rm in}/2$ . Thus, two additional states were added to increase or decrease the output voltage and LED current, state 1 [S1—Fig. 2(a)] and state 3 [S3—Fig. 2(c)], respectively. The resonant H-SCC can operate using the full-state sequence:  $S1 \rightarrow S2 \rightarrow S3 \rightarrow S1 \rightarrow S4 \rightarrow S3$ .

The inductor current  $i_L$  and the gate control waveforms for the switches can be observed in Fig. 3(a). In S1, LED and inductor are charged directly from the power supply using the switches  $Q_1$  and  $Q_2$ , thus, the current in the inductor increases almost linearly in time

$$I_L(t) = \frac{(V_{\rm in} - V_{\rm out})}{L}t\tag{1}$$

where  $V_{\rm in}$  is the input voltage and  $V_{\rm out}$  is the output voltage of the converter, as well as, the forward voltage of the LED. Thus, a larger average output current can be achieved by increasing the duration of S1 ( $t_{\rm S1}$ ). The charge in the flying capacitor is kept unchanged.

In S2, the flying capacitor is charged through the inductor and the load from  $V_{\rm in}$ : this reduces the charge sharing losses typical of SC converters [13]. The current in the inductor is described by

$$I_L(t) = i_0 e^{-\alpha t} \cos(\omega_d t) + \frac{2(V_{\text{in}} - V_{\text{out}} - V_{c_1}) - i_0 R_{\text{ESR}}}{2Z} e^{-\alpha t} \sin(\omega_d t)$$
(2)

where  $i_0$  and  $Vc_1$  are the inductor current and voltage across the capacitor  $(C_{\rm fly})$  at the end of S1;  $\omega_d$  is the resonant frequency, given by  $\omega_d = (\omega_0^2 - \alpha^2)^{1/2}$ ,  $\omega_0 = 1/({\rm LC_{\rm fly}})^{1/2}$ ,  $\alpha = (R_{\rm ESR}/2L)$ , and Z is the impedance given by:  $Z = (L/C_{\rm fly} - (R_{\rm ESR}/2)^2)^{1/2}$ .  $R_{\rm ESR}$  represents the series resistance in the path of the inductor current, i.e., on-resistance of the switches, inductor resistance, and capacitor ESR. As shown in Fig. 3(a), the current  $i_L$  decreases in this state: when it returns to 0,  $Q_3$  is switched OFF at zero current and S2 ends. The duration of S2  $(t_{\rm S2})$  depends on  $t_{\rm S1}$ , L,  $C_{\rm fly}$ ,  $R_{\rm ESR}$ ,  $V_{\rm in}$ , and  $V_{\rm out}$ ; i.e., the time that ZCS is achieved varies with the desired output current (controlled by  $t_{\rm S1}$ ), parasitic elements present in the packaging and assembly, inductor tolerances, input supply changes, and changes in LED's forward voltage. Therefore, integrated monitors are needed to detect the zero-current event.

In S3, the inductor has zero current, the charge in the flying capacitor does not change and the LED current is supplied by the output capacitor ( $C_{\text{out}}$ ). The time in S3 ( $t_{\text{S3}}$ ) can be used to decrease the average LED current.

In S4, the converter completes the quasi-resonant cycle, started at S2:  $C_{\rm fly}$  is discharged through the inductor to the load. The current in the inductor during S4 is described by

$$I_L(t) = i_0 e^{-\alpha t} \cos(\omega_d t) + \frac{2(Vc_2 - V_{\text{out}}) - i_0 R_{\text{ESR}}}{2Z} e^{-\alpha t} \sin(\omega_d t)$$
(3)

where  $Vc_2$  is capacitor ( $C_{\rm fly}$ ) voltage at the end of S2. Again, as shown in Fig. 3(a),  $i_L$  decreases during this state: when it returns to 0,  $Q_4$  is switched OFF at zero current and S4 ends. As in S2, the duration of S4 ( $t_{\rm S4}$ ) varies according to the desired output current, parasitic elements present in the packaging and assembly, inductor tolerances, changes in the input supply (embedded in  $Vc_2$ ), and LED's forward voltage. Therefore, integrated monitors are used to detect the zero-current event also in this state.

So far, in the full-state sequence, S1 increases the output current, while S3 decreases the output current. Thus, using both states in the same operating sequence would be suboptimal, because it would cause a larger rms inductor current and jeopardizing power efficiency. To achieve better efficiencies, the H-SCC should operate in two different state sequences.

On the one hand, to accomplish output voltages above  $V_{\rm in}/2$ , S3 should not be used. In this case, to increase the LED



Fig. 4. Self-resonant H-SCC LED driver—system architecture. Inside the stippled box are shown all integrated components.

current, the sequence  $S1 \rightarrow S2 \rightarrow S1 \rightarrow S4$  [Fig. 3(b)] is indeed preferred to the full-state sequence [Fig. 3(a)].

On the other hand, to accomplish output voltages below  $V_{\rm in}/2$ , it is preferred the state sequence  $S2 \rightarrow S3 \rightarrow S4 \rightarrow S3$  [Fig. 3(c)] where S1 is not used. This technique is called dynamic OFF-time modulation (DOTM) [17], [25]. It provides a good light-load efficiency as the switching frequency decreases with the addition of  $t_{\rm S3}$  between the resonant semi-cycles.

In any of the two state sequences mentioned earlier, there is a need to know the duration of S2 and S4 to achieve ZCS. However, as aforementioned, the precise duration of S2 and S4 ( $t_{S2/S4}$ ) is difficult to compute and varies according to the desired output current and implementation variables. For this reason, the driver uses ZCD monitors to switch to the next converter state. This technique is called self-resonant timing and will be described in Section III.

### III. SYSTEM ARCHITECTURE

The system architecture of the complete integrated LED driver is shown in Fig. 4. It is composed of power stage, current sensor, current control loop, self-resonant timer, and phase generation block. The power stage delivers energy to the LED using the aforementioned state sequence and embeds the ZCDs. The current through the power switches is measured in each state using internal current sensing (I sense<sub>HS/LS</sub>), and is suitably combined to reconstruct a scaled version of the inductor current (current combination). This information is used to control the LED current in an analog control loop, which sets the duration of S1  $(t_{s1})$  to accomplish the desired output current according to a reference  $I_{ref}$ , so that  $I_{LED}$  =  $512I_{\rm ref}$ . Analog dimming can be performed by changing the current  $I_{\text{ref}}$  supplied to an external pin, to control the desired light output. The phase generator creates the logic signals that control the switches  $Q_{1-4}$  (SW<sub>1-4</sub>) in the power train through different states of the converter. It uses as input  $t_{s1}$ , the output of the ZCDs, and a time reference. This time reference is generated by the self-resonant timer. These circuits are described in detail in the following.

# A. Power Stage

A more detailed view of the integrated power stage is given in Fig. 5, where the power train is shown together with a self-biasing gate driver network and the ZCD.



Fig. 5. Proposed resonant H-SCC power stage with ZCD and self-biasing network ( $d_{S1}$ – $d_{S4}$  and  $C_{S1}$ – $C_{S4}$ ). All elements in this figure are integrated on-chip.

To achieve best efficiency and power density, an optimization procedure is used to set the size of the power switches and the size of the flying capacitor  $(C_{flv})$ . Here, the parameters of the 0.18- $\mu$ m CMOS technology were used to compute the losses and total area of the H-SCC.  $C_{flv}$  is implemented atop the switches using double metal-insulator-metal (MIM) capacitors. This optimization is run at  $V_{in} = 5$  V using different commercial inductors and considers the additional area of other passives on-chip  $(C_{S1} - C_{S4})$ . The optimization is also constrained to accomplish reasonable area and cost. Thus, it is performed for  $I_{LED} = 0.15$  A, instead of the maximum output current  $I_{\text{LEDmax}} = 0.7 \text{ A}$ . This results in a predicted efficiency loss at  $I_{LEDmax}$  of 4.6%, and in a 26% decrease in chip area. The optimization results are shown in Fig. 6. The efficiency increases with larger inductance values, but the positive impact becomes smaller for inductors above 150 nH. The total area of the IC does not change with the inductor value and it is dominated by the capacitor size. The results of the optimization show a tradeoff between efficiency and IC area, according to the value of  $C_{flv}$ . Therefore, the designer should make a choice between area and efficiency. In this design,  $C_{flv}$  is set to 16 nF; correspondingly, the power switches have  $W = 60 \mu \text{m}$ , m = 512, and use the minimum length available for 5-V transistors ( $L_{\min} = 0.7 \ \mu \text{m}$ ).

1) Self-Biasing Network: The power switches are implemented using nMOS devices that offer better on-resistance per



Fig. 6. Efficiency and area optimization summary for several inductors; using 0.18- $\mu$ m technology parameters:  $V_{\rm in}=5$  V and  $I_{\rm LED}=0.15$  A. Interconnect resistance (e.g., bond wires) is not considered in this optimization.

unit area compared to pMOS. Thus, bootstrap circuits must be used to properly turn-on the nMOS devices. An on-chip self-biasing network provides the supply voltage for the gate drivers and it is composed of one nMOS transistor in diode configuration  $(d_{SX})$  and one capacitor  $(C_{SX})$  in parallel to each power switch. The gate drivers (tapered buffers) are supplied by the auxiliary capacitors  $C_{SX}$  (x = 1-4). The charging of  $C_{\rm SX}$  depends on the voltage of the flying capacitor  $(V_{C_{\rm fly}})$ . In S2, the switches  $Q_1$  and  $Q_3$  are turned-on charging  $C_{S2}$  to  $V_{C_{\rm fly}}$  and  $C_{\rm S4}$  to  $V_{\rm in} - V_{C_{\rm fly}}$ . In S3, the auxiliary capacitors are not charged. In S4,  $Q_2$  and  $Q_4$  are turned-on charging  $C_{S1}$  to  $V_{\rm in} - V_{C_{\rm fly}}$  and  $C_{\rm S3}$  to  $V_{C_{\rm fly}}$ . Additional charge is transferred in S1 to  $C_{S3}$  and  $C_{S4}$ , which will recover voltages below  $V_{in}/2$ . C<sub>SX</sub> of 520 pF are embedded on-chip using MIM capacitors. This value is enough to drive the power switches, which have 69-pF input capacitance. Control signals (SW) are suitably shifted to match the voltage domain of each tapered buffer.

2) Threshold-Controlled Zero-Current Detector: The ZCD block detects when the inductor current crosses zero. This zero-current event happens exclusively at the end of S2 and S4. Therefore, ZCD is performed in S2 and S4, while the output of the ZCD is deactivated in the other states. ZCD is made using two on-chip voltage monitors, which observe the  $V_{\rm ds}$  of the switches  $Q_1$  (high-side ZCD<sub>HS</sub>) and  $Q_4$  (low-side ZCD<sub>LS</sub>), as shown in Fig. 5.  $Q_3$  can also be chosen instead of  $Q_1$ , as well as  $Q_2$  instead  $Q_4$ ; however, the design is relaxed when one of the terminals of the switch is fixed.

 $V_{\rm ds}$  is transformed in a differential current by the transconductor  $g_m$  (Fig. 7), a suitable threshold current ( $I_{\rm HS/LS}$ ) is added/subtracted, and the difference is fed to a latch. The latch output is further amplified to full swing and sets a flip-flop when the polarity of  $V_{\rm ds}$  changes. The flip-flop is reset at the beginning of the next state S1.

Fig. 8 shows the transistor-level implementation of the ZCD<sub>HS</sub>. The transconductance amplifier is composed of 5-V transistors  $M_1$ – $M_{14}$ . The differential pair  $M_1$  and  $M_2$  is properly biased to handle input voltages close to the supply voltage ( $V_{\rm in}$ ). A bias current ( $I_b$ ) of 100  $\mu$ A is used to bias the differential pair. The output currents of the differential pair are mirrored with a factor of 3 by  $M_3$ – $M_6$  and  $M_{11}$ – $M_{14}$  to a low-voltage domain (VDD). This decreases the power consumption and allows using low-voltage devices to increase the speed of the latch. Low-voltage transistors  $M_{15}$ – $M_{18}$  compose the latch,



Fig. 7. Integrated ZCD block diagram.

which is designed to provide a small hysteresis of 8 mV at the input to avoid unnecessary activity when the inductor current is close to zero.

The input imbalance at which the ZCD is triggered can be increased using the transistors  $M_{19}$ – $M_{23}$  to inject the external current  $I_{HS}$ . The latch current  $I_r$  is increased, while  $I_1$  is reduced; i.e., a larger current from  $M_{14}$  is demanded to change the state of the latch. Thus, a larger  $V_{ds}$  (or  $I_{ds}$ ) over the power transistor triggers the ZCD (Fig. 9). An output amplifier is implemented by  $M_{24}$ – $M_{30}$  using a complementary self-biased differential topology [29]. This stage provides small delay and it can easily interface with digital gates thanks to its large output swing. Finally, the output of the comparator is latched to avoid oscillations at the output due to current ringing around zero. The ZCD is shut-ON/OFF using the control signal of  $Q_3$  (SW<sub>3</sub>). A common level shifter is used to translate the control signal to 5-V domain (SW<sub>3Vin</sub>). After SW<sub>3</sub> is enabled, a digital-controlled delay (DCD) provides a blanking time that delays the activation of the output. This prevents false detections at the beginning of the S2 or S4 phase due to the power switching from S1 and the turn-on settling time. The implementation of the ZCD<sub>LS</sub> is similar, but the input of the transconductance amplifier is p-type to be able to sense the low-side power switch.

The threshold control feature enables the correction of delays between the zero-current event and the effective switch-OFF of  $Q_3$  and  $Q_4$ . Controlling  $I_{\rm HS}$  and  $I_{\rm LS}$ , the detection of zero can be anticipated to mitigate such delays (Fig. 9). Also, the threshold current level of the ZCD can be set to trigger the circuit when the current in the inductor is still flowing, and thus can be used to change the converter operation to continuous conduction mode (CCM), reducing the rms value and conduction losses at large output currents.

#### B. Current Sensor and Current Control Loop

The senseFET-based [30] current sensor is made up of three components: a high-side current sensor (CS<sub>HS</sub>), a low-side current sensor (CS<sub>LS</sub>), and a current combination block. The current-sensing scheme is drawn in Fig. 10. CS<sub>HS</sub> observes  $Q_1$ , while CS<sub>LS</sub> is connected to  $Q_4$ . The currents in  $Q_1$  and  $Q_4$  provide the full information of the inductor current waveform, when they are combined in a single current,  $I_{\text{sense}}$  with the right polarity and sequence using current mirrors and transmission gates (current combination block). The low-side current ( $I_{\text{sense}_{LS}}$ ) is flipped to match the direction of the



Fig. 8. Integrated ZCD-high-side circuit.



Fig. 9. Variable detection level in the ZCD.



Fig. 10. Current sensing in the resonant H-SCC.

high-side current (Isense<sub>HS</sub>) using a cascode mirror. A bias current of 100  $\mu$ A is added to Isense<sub>LS</sub> and extracted at the output to ensure that the current mirror is always biased. CS<sub>HS</sub> and CS<sub>LS</sub> use a sense transistor Qs, which is matched to the power transistor, but 512 times narrower. The drain–source voltage of  $Q_{S1}$  and  $Q_{S4}$  are kept equal to the respective power transistors by an error amplifier (EA).  $Q_{SW}$  disconnects the EA from the power transistor when this is OFF, avoiding undesired switching-ON of  $Q_{S}$  [8]. The EA design, based on [8], achieves large loop-gain and GBW to guarantee high accuracy and fast response at low power consumption.



Fig. 11. EA of current sensing—high-side circuit.

The 5-V common-gate EA high-side circuit is shown in Fig. 11. The voltages  $V_-$  and  $V_+$  are kept equal using the voltage mirror formed by  $M_2-M_1$ . The negative feedback formed by the gate-controlled transistor  $M_{\rm SH}$  and  $M_1-M_4$  controls the output current I sense<sub>HS</sub>. To improve accuracy, the cascode transistors  $M_3-M_4$  and the low-voltage cascode current mirror  $M_5-M_{13}$  increase the gain of the EA. Stability is improved using LV transistors for the input pair  $(M_1-M_2)$ , moving the non-dominant pole (node Vb) to higher frequencies. To avoid slow starting of the sensor, the EA is always biased. The current mirror  $M_{14}-M_{16}$  provides bias current to the EA when the power transistor is OFF. The bias current  $(I_{\rm bias})$  is 5  $\mu$ A.

The low-side current sensing (Fig. 12) is based on the previous common-gate EA. However, it is designed in the 1.8-V domain, which provides larger GBW and lower power consumption. To improve the headroom of the EA, a low-voltage cascode mirror is used in the voltage mirror  $M_1$ – $M_4$ .

Fig. 13 shows the simulated waveforms of the current sensor in the LED driver. The output currents of the high- and low-side sensors, Isense<sub>HS</sub> and Isense<sub>LS</sub>, are shown using the  $S1 \rightarrow S2 \rightarrow S1 \rightarrow S4$  sequence. Both signals are combined in Isense, which is compared to the inductor current waveform.



Fig. 12. EA of current sensing—low-side circuit.



Fig. 13. Current sensor simulation waveforms in H-SCC LED driver.

The ratio between the sense current and the inductor current is 512. Glitches are expected for the transitions between S1 and S4, where the low-side sensor takes over from the high-side. The duration of the glitches depends on the (intentional) dead time between  $SW_1$  and  $SW_4$ . Transitions between S1 and S2 do not have glitches as they are performed by the same sensor.

The control block of the H-SCC is shown in Fig. 4; it uses an external reference current  $I_{\text{ref}}$  and the average value of the sensed current  $I_{\text{sense}}$  to control the LED current changing the duration of S1 ( $t_{\text{S1}}$ ). A standard PI compensator is used to guarantee steady-state accuracy. A voltage-controlled delay (VCD), formed by current-starved delay gates, translates the output voltage  $Vt_{\text{S1}}$  of the compensator to the delay  $t_{\text{S1}}$  used by the phase generators, as shown in Fig. 14.

# C. Self-Resonant Timer

A time reference is needed to switch the power train, which has to be adapted according to the actual values of the inductance, capacitance, additional parasitic components, and LED forward voltage. Also, the clock frequency has to be modified to achieve ZCS when the duration of S1  $(t_{S1})$  is changed. This paper implements a self-resonant scheme without reference clock, which sets automatically the right S2 and S4 durations  $(t_{S2/S4})$  to achieve ZCS in different conditions of operation.

The self-resonant timer is shown in Fig. 14. It uses as input the ZCD signals, which indicate that the converter has to move to the next state. An edge detector creates a pulse indicating the existence of a zero-current event. The pulse passes through a DCD (set via a serial interface), to create a controlled  $t_{S3}$ . Then, the pulse reaches the timer output D flip-flop and toggles it, initiating a new S1 state. The selfresonance not only needs to be initialized, but it can stop too due to changes in input voltages or transitory currents when the LED current is dimmed. To avoid this, a watchdog circuit is added to ensure switching in any condition: the ZCD pulse is used to reset a slow counter at 250 kHz, triggered by a fixed ring oscillator. If a zero-current event is not detected anymore, the overflow of this counter will toggle the output flip-flop, initiating a new S1 and (re)activating the current circulation in the power train. The time diagram of the self-resonant timer using the watchdog is shown in Fig. 15.

The phase generator (Fig. 14) is triggered by the timer signal, and its delayed version containing the information of  $t_{\rm S1}$  determined by the control loop. It is composed of two non-overlapping clocks (NCLK), which guarantee a dead time between SW<sub>1</sub>–SW<sub>4</sub> and SW<sub>2</sub>–SW<sub>3</sub>. To avoid a negative current in S3, SW<sub>3</sub> and SW<sub>4</sub> are turned off when the zero-current crossing is detected.

The start-up behavior is simulated for L=150 nH,  $C_{\rm out}=10~\mu{\rm F}$ , and  $V_{\rm in}=5$  V, setting the target output to 0.7 A. Fig. 16 shows the output current ( $I_{\rm LED}$ ), the inductor current ( $I_{\rm L}$ ), and the self-resonant timer (timer) waveforms. One should notice that the start-up peak in the inductor is close to the operational value of the peak inductor current. This soft-start is observed because of the large on-resistance of the switches caused by the initial weak biasing of the power train. The self-biasing network requires indeed some cycles to charge its capacitors. Moreover, the converter is automatically started under no load, as the LED current remains zero until the output voltages reach the nominal forward voltage (2.8 V). Finally, the self-resonant timer starts-up thanks to its integrated watchdog. This keeps a low switching frequency until the converter reaches the steady-state condition.

# IV. EXPERIMENTAL RESULTS

The die photograph of the self-resonant H-SCC LED driver is shown in Fig. 17. It is fabricated using a 0.18- $\mu$ m CMOS technology and directly bonded to the PCB to minimize interconnect losses. The MIM capacitors that compose  $C_{\rm fly}$  and the self-biasing capacitors ( $C_{\rm S1}$ – $C_{\rm S4}$ ) are placed above the 5-V nMOS switches that compose the power train to save area. Gate drivers and analog (ZCD and current sensing) and digital circuitry are also highlighted. The value of  $C_{\rm fly}$  is 16 nF and the effective area of the driver is 7.5 mm<sup>2</sup>. The driver is nominally operated at  $V_{\rm in} = 5$  V with an external inductor of 150 nH (PFL2510) and an output capacitor ( $C_{\rm out}$ ) of 10  $\mu$ F.

The self-resonant operation waveforms of the LED driver using a full sequence  $S1 \rightarrow S2 \rightarrow S3 \rightarrow S1 \rightarrow S4 \rightarrow S3$  are shown in Fig. 18. The gate signals of the power switches can be observed as well as the current measured with the integrated current sensor ( $I_{\text{sense}}$ ). The inductor current  $i_L$  measured by



Fig. 14. Self-resonant timer with watchdog and phase generator circuits.



Fig. 15. Self-resonant and watchdog function based on ZCD.



Fig. 16. Inductor current  $(I_L)$ , output current  $(I_{LED})$ , and self-resonant timer (timer) simulation waveforms for a start-up event using L=150 nH,  $C_{\rm out}=10~\mu{\rm F}$ , and  $V_{\rm in}=5$  V.

an external sensor is also added in Fig. 18. The  $I_{\rm sense}$  shows a glitch in the transition S1 $\rightarrow$ S4 when the transition between  $I_{\rm sense_{HS}}$  and  $I_{\rm sense_{LS}}$  is made. Also, the sensed current suffers from slope errors because of mismatch between the power MOS and the sense-FETs in the high- and low-side current sensors. The maximum measured error for the average output current after calibration is 6%. In this photograph, the full-state sequence is used for the purpose of demonstration. As the minimum forward voltage of the LEDs used in this prototype is larger than  $V_{\rm in}/2=2.5$  V, the optimal operational



Fig. 17. Die and PCB of the self-resonant H-SCC LED driver chip.



Fig. 18. Power switches' gate signals, current sensing ( $I_{sense}$ ) scaled 512 times, and inductor current ( $I_L$ ) experimental waveforms in self-resonant operation.

sequence for  $V_{\text{out}}$  above  $V_{\text{in}}/2$  [Fig. 3(b)] is used in all other measurements.

The adaptability of the driver to operate with different inductor values thanks to the self-resonant timer is observed in Fig. 19. Here,  $t_{\rm S2}$  and  $t_{\rm S4}$  are automatically adjusted by the circuit changing the switching frequency; values between 2 and 6 MHz are measured for inductors between 36–470 nH.

In the inset of Fig. 19, the inductor waveforms exhibit undesired negative currents; however, this can be avoided using the threshold-controlled ZCD. Fig. 20 shows the control of the ZCD detection threshold using the bias currents  $I_{\rm HS}$  and  $I_{\rm LS}$ . This allows to adjust the minimum value of  $i_L$ , from an undesired negative current up to zero (for ZCS) and more, achieving continuous conduction mode. The last operation



Fig. 19. Experimental switching frequency versus inductor value using self-resonant operation and inductor current ( $I_L$ ) waveforms using five different inductors (PFL1050-36, PFL1050-60, PFL2510-151, PFL2510-221, and PFL2010-471) at  $I_{\rm LED}=150$  mA and  $I_{\rm HS/LS}=0$   $\mu{\rm A}$ .



Fig. 20. Measurement of the inductor current for ZCD threshold adjustment. At L=150 nH,  $V_{\rm in}=5$  V for  $I_{\rm HS/LS}=0$   $\mu{\rm A}$ : undesired negative current;  $I_{\rm HS/LS}=8/6$   $\mu{\rm A}$ : ZCS and  $I_{\rm HS/LS}=80/40$   $\mu{\rm A}$ : CCM.



Fig. 21. Step response of the H-SCC. LED current at rise and fall transitions.

mode can be used to improve efficiency at high output current. When the LED current varies for a given  $I_{\rm HS}/I_{\rm LS}$ , ZCS is not guaranteed, as  $dI_L/dt$  is changed. Therefore, the value of  $I_{\rm HS}/I_{\rm LS}$  needs to be tuned to the actual value of inductance and load current. This adjustment could be performed autonomously on-chip based on the measured inductor current, using e.g., a suitable lookup table (LUT) and DACs for the generation of the threshold currents.

In Fig. 21, the response of the driver to a sudden change in  $I_{\text{ref}}$  was measured, showing a 38- $\mu$ s rise time and 46- $\mu$ s fall time and validating the stability of the integrated control loop.



Fig. 22. Experimental efficiency versus LED current at several ZCD thresholds for  $V_{\rm in}=5$  V and L=150 nH.



Fig. 23. Experimental efficiency versus LED current at several inductor values for  $V_{\rm in}=5$  V,  $I_{\rm LS}=6$ –36  $\mu$ A, and  $I_{\rm HS}=10$ –60  $\mu$ A.

The estimated power consumption of the control circuitry is 13.1 mW, which represents almost the totality of the LED driver quiescent power losses.

The efficiency of the self-resonant H-SCC is measured using a 150-nH inductor at  $V_{\rm in}=5$  V in the LED current range with several ZCD thresholds (Fig. 22). A peak efficiency of 92.3% is measured at  $I_{LS/HS} = 6/10 \mu A$ , where the ZCS is achieved. This efficiency gradually decreases when the output current is increased. This is due to the larger conduction losses  $(I_{Lrms}^2 R_{ESR})$  associated with the total series resistance in the current path  $R_{\rm ESR}$ . This resistance is due to the onresistance of the power switches, to the parasitic resistance of the interconnections (which is as large as 100 m $\Omega$  in our converter due to the use of conventional wire bonding) and to the resistance of the inductor. As shown in Fig. 22, at heavy loads, higher ZCD thresholds can enable a better tradeoff between switching losses and conduction losses: increasing the threshold, ZCS does not happen anymore, but the rms of the current waveform is reduced achieving CCM and higher switching frequency. Therefore, an efficiency improvement at large current is observed: the measured efficiency at the nominal current can be increased up to 83.1%. The driver is able to dim the LED below 10% of its nominal current. In Fig. 23, the efficiency is measured at different inductor values using

This work

 $0.18 \mu m$ 

H-SCC

4.5-5.5

0.15

92.3

83.1

3.4

0.7

7.5

 $0.016^{e}$ 

0.47

93.3

2

0.036

87.3

| PERFORMANCE COMPARISON AMONG LED DRIVERS |                          |                      |                       |                      |                                           |                      |                         |                           |                     |    |
|------------------------------------------|--------------------------|----------------------|-----------------------|----------------------|-------------------------------------------|----------------------|-------------------------|---------------------------|---------------------|----|
|                                          | High-voltage LED drivers |                      |                       |                      | Commercial Low-<br>voltage LED<br>drivers |                      | Low-voltage LED drivers |                           |                     |    |
|                                          | JSSC<br>2015<br>[8]      | ISSCC<br>2015<br>[9] | ISSCC<br>2016<br>[10] | JSSC<br>2016<br>[11] | LM<br>2758<br>[15]                        | TPS<br>61054<br>[12] | JSSC<br>2011<br>[5]     | A-SSCC<br>2013 [6]        | TPEL<br>2014<br>[7] | Th |
| Technology                               | 0.35μm<br>HV             | 0.18μm<br>HV         | 0.5μm<br>HV           | 0.5μm<br>HV          | -                                         | -                    | 0.5μm                   | 0.25μm<br>HV              | 0.18μ<br>m          | 0  |
| Topology                                 | Induc.                   | Induc.               | Induc.                | Induc.               | SCC +<br>Linear                           | Induc.               | Induc.                  | Induc.<br>(ext.<br>diode) | Induc.              | H  |
| V <sub>in</sub> (V)                      | 5-45                     | 12-24                | 16-24                 | 5-115                | 5.5                                       | 5                    | 3-5.5                   | 5                         | 2.7-<br>5.5         | 4  |

10-39

94.4

84<sup>a,b</sup>

1.6, 2.2

0.35

9.4

TABLE I
PERFORMANCE COMPARISON AMONG LED DRIVERS

<sup>a</sup> Estimated values, <sup>b</sup> estimated using a single LED, <sup>c</sup> size of the IC package, <sup>d</sup> recommended values, <sup>e</sup> On-chip capacitor.

 $2.2^d$ 

96

70

2

0.7

90

90

65

1.5

0.7

3.1c

2.2

90.7

1-2

1.2

5

10

92.1

84.8

0.52-

0.58

0.3

1.014

91

86a

2.5

2

4.1



8.2-39

97.2

 $78^{a,b}$ 

≤4

0.7

6.6

33-68

96

72ª

0.5

1

11.2

22

96

1.2

1

15

L (µH)

 $\eta_{\text{Peak}}(\%)$ 

 $\eta_{Inom}$  (%)

Fsw (MHz)

I<sub>nom</sub> (A)

 $(mm^2)$ 

 $C_{fly}(\mu F)$ 

Fig. 24. Experimental efficiency versus input voltage at several LED current values using 150-nH inductor.



Fig. 24 shows the efficiency of the LED driver using input voltages from 4.5 to 5.5 V for different LED current levels. The efficiency is not jeopardized by the variation of the input supply. Also, Fig. 25 shows the efficiency of the driver and the



Fig. 25. Experimental efficiency and LED forward voltage versus LED current using two different LEDs and a 150-nH inductor at  $V_{\rm in}=5$  V.

LED forward voltage using a blue LED and a cool white (CW) LED. Here, the LED driver can supply current to LEDs with different forward voltages; while the efficiency remains the same. This also demonstrates that the driver can address LED forward voltage variations due to manufacturing or thermal drift.

The measured performance of this H-SCC LED driver is compared with prior integrated dc/dc LED drivers in Table I. When using a 150-nH inductor, this paper can achieve peak and nominal efficiencies comparable to the state-of-the-art LED drivers [5]–[7]. This represents at least a 6.6× reduction in inductor size compared to prior art. Moreover, no external flying capacitors are used. The maximum power density for this LED driver is 373 mW/mm<sup>2</sup>. A comparison with other

works using power density as figure of merit is difficult, as most literature in Table I does not provide details on the size of the inductor used. The driver is capable to automatically adapt to different inductor values/tolerances and to variations in the LED characteristics.

#### V. CONCLUSION

This paper discusses the design and implementation of the first H-SCC integrated LED driver using self-resonant operation. By using ZCD, zero-current switching and selfresonance are achieved. In self-resonant mode, the switching frequency is automatically adapted to variations due to parasitic, tolerance of the components, inductor values, and forward voltage variation from the LED load. This eliminates the need of an accurate and variable clock reference. Also, by using a variable threshold level in ZCD, switching losses can be traded-off for lower conduction losses and efficiency can be improved at heavy loads. The LED driver controls the output current, sensing the inductor waveform with integrated current monitors. It is capable to control the current in a 700-mA LED and dim it down to 10% with efficiencies always above 80%. The peak power efficiency is 93.3%, while the efficiency at nominal current is 83.1%. Compared to prior art, this paper uses the smallest inductor values, i.e., 36 nH and achieves a maximum power density of 373 mW/mm<sup>2</sup>.

#### REFERENCES

- U.S. Department of Energy. (Dec. 7, 2015). Rise and Shine: Lighting the World With 10 Billion LED Bulbs. Accessed: Sep. 6, 2017.
   [Online]. Available: https://energy.gov/articles/rise-and-shine-lighting-world-10-billion-led-bulbs
- [2] S. Li, S.-C. Tan, C. K. Lee, E. Waffenschmidt, S. Y. Hui, and C. K. Tse, "A survey, classification, and critical review of lightemitting diode drivers," *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 1503–1516, Feb. 2016.
- [3] F. Che, L. Wu, B. Hussain, X. Li, and C. P. Yue, "A fully integrated IEEE 802.15.7 visible light communication transmitter with on-chip 8-W 85% efficiency boost LED driver," *J. Lightw. Technol.*, vol. 34, no. 10, pp. 2419–2430, May 15, 2016.
- [4] High-Efficiency White LED Driver With Programmable Ambient Light Sensing Capability and I2C-Compatible Interface, LM3532 datasheet, Texas Instruments, Jul. 2011.
- [5] S. Rao et al., "A 1.2-A buck-boost LED driver with on-chip error averaged SenseFET-based current sensing technique," *IEEE J. Solid-State Circuits*, vol. 46, no. 12, pp. 2772–2783, Dec. 2011.
- [6] J.-S. Guo, S.-M. Lin, and C.-H. Tsai, "A hysteretic boost regulator with emulated-ramp feedback (ERF) current-sensing technique for LED driving applications," in *Proc. ASSCC*, Singapore, Nov. 2013, pp. 61–64.
- [7] P. Malcovati, M. Belloni, F. Gozzini, C. Bazzani, and A. Baschirotto, "A 0.18-μm CMOS, 91%-efficiency, 2-A scalable buck-boost DC-DC converter for LED drivers," *IEEE Trans. Power Electron.*, vol. 29, no. 10, pp. 5392–5398, Oct. 2014.
- [8] Z. Liu and H. Lee, "A 26 W 97%-efficiency fast-settling dimmable LED driver with dual-nMOS-sensing based glitch-tolerant synchronous current control for high-brightness solid-state lighting applications," *IEEE J. Solid-State Circuits*, vol. 50, no. 9, pp. 2174–2187, Sep. 2015.
- [9] S. Dietrich *et al.*, "A 7.5 W-output-power 96%-efficiency capacitor-free single-inductor 4-channel all-digital integrated DC-DC LED driver in a 0.18 μm technology," in *Proc. ISSCC*, Feb. 2015, pp. 1–3.
- [10] H.-A. Yang et al., "A 96%-efficiency and 0.5%-current-cross-regulation single-inductor multiple floating-output LED driver with 24b color resolution," in *Proc. ISSCC*, Jan./Feb. 2016, pp. 230–231.
- [11] Z. Liu and H. Lee, "A wide-input-range efficiency-enhanced synchronous integrated LED driver with adaptive resonant timing control," *IEEE J. Solid-State Circuits*, vol. 51, no. 8, pp. 1810–1825, Aug. 2016.
- [12] TPS6105x High-Power White LED Driver, TPS61054 datasheet, Texas Instruments, Sep. 2004.

- [13] M. D. Seeman, "A design methodology for switched-capacitor DC-DC converters," Ph.D. dissertation, Dept. EECS, Univ. California, Berkeley, CA, USA, 2009.
- [14] M. S. Makowski and D. Maksimovic, "Performance limits of switched-capacitor DC-DC converters," in *Proc. PESC Rec.*, Atlanta, GA, USA, Jun. 1995, pp. 1215–1221.
- [15] Switched Capacitor Flash LED Driver in DSBGA Package, LM2758 datasheet, Texas Instruments, Apr. 2008.
- [16] R. C. N. Pilawa-Podgurski and D. J. Perreault, "Merged two-stage power converter with soft charging switched-capacitor stage in 180 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 47, no. 7, pp. 1557–1567, Jul. 2012.
- [17] K. Kesarwani, R. Sangwan, and J. T. Stauth, "Resonant-switched capacitor converters for chip-scale power delivery: Design and implementation," *IEEE Trans. Power Electron.*, vol. 30, no. 12, pp. 6966–6977, Dec. 2015.
- [18] C. Schaef and J. T. Stauth, "A 3-phase resonant switched capacitor converter delivering 7.7 W at 85% efficiency using 1.1 nH PCB trace inductors," *IEEE J. Solid-State Circuits*, vol. 50, no. 12, pp. 2861–2869, Dec. 2015
- [19] C. Schaef, E. Din, and J. T. Stauth, "A digitally controlled 94.8%-peak-efficiency hybrid switched-capacitor converter for bidirectional balancing and impedance-based diagnostics of lithium-ion battery arrays," in *Proc. ISSCC*, Feb. 2017, pp. 180–181.
- [20] W.-C. Liu, P. Assem, Y. Lei, P. K. Hanumolu, and R. Pilawa-Podgurski, "A 94.2%-peak-efficiency 1.53 A direct-battery-hook-up hybrid Dickson switched-capacitor DC-DC converter with wide continuous conversion ratio in 65 nm CMOS," in *Proc. ISSCC*, Feb. 2017, pp. 182–183.
- [21] W. Kim, D. Brooks, and G.-Y. Wei, "A fully-integrated 3-level DC-DC converter for nanosecond-scale DVFS," *IEEE J. Solid-State Circuits*, vol. 47, no. 1, pp. 206–219, Jan. 2012.
- [22] L. G. Salem and P. P. Mercier, "A single-inductor 7+7 ratio reconfigurable resonant switched-capacitor DC-DC converter with 0.1-to-1.5V output voltage range," in *Proc. IEEE Custom Integr. Circuits Conf.* (CICC), San Jose, CA, USA, Sep. 2015, pp. 1–4.
- [23] Y. M. Ju et al., "A hybrid inductor-based flying-capacitor-assisted step-up/step-down DC-DC converter with 96.56% efficiency," in Proc. ISSCC, Feb. 2017, pp. 184–185.
- [24] L.-C. Chu et al., "A three-level single-inductor triple-output converter with an adjustable flying-capacitor technique for low output ripple and fast transient response," in Proc. ISSCC, Feb. 2017, pp. 186–187.
- [25] C. Schaef, J. S. Rentmeister, and J. Stauth, "Multimode operation of resonant and hybrid switched-capacitor topologies," *IEEE Trans. Power Electron.*, Feb. 2018. [Online]. Available: https://ieeexplore.ieee.org/document/8293858/
- [26] Y. Pascal and G. Pillonnet, "Efficiency comparison of inductor-, capacitor-, and resonant-based converters fully integrated in CMOS technology," *IEEE J. Emerg. Sel. Topics Circuits Syst.*, vol. 5, no. 3, pp. 421–429, Sep. 2015.
- [27] J. C. C. Rodriguez, M. Turhan, M. A. M. Hendrix, A. H. M. van Roermund, and E. Cantatore, "A 92.2% peak-efficiency self-resonant hybrid switched-capacitor LED driver in 0.18 μm CMOS," in *Proc. ESSCIRC*, Leuven, Belgium, 2017, pp. 344–347.
- [28] DS107 LUXEON Rebel PLUS Product Datasheet, LX18-P150-x datasheet, Lumileds, 2017.
- [29] M. Bazes, "Two novel fully complementary self-biased CMOS differential amplifiers," *IEEE J. Solid-State Circuits*, vol. 26, no. 2, pp. 165–168, Feb. 1991.
- [30] S. Yuvarajan and L. Wang, "Power conversion and control using a current sensing power MOSFET," in *Proc. 34th Midwest Symp. Circuits Syst.*, vol. 1. Monterey, CA, USA, May 1991, pp. 166–169.



Juan C. Castellanos (S'16) received the B.S. degree in electronic engineering from the National University of Colombia, Bogota, Colombia, in 2009, and the M.S. degree in electrical engineering from the State University of Campinas, Campinas, Brazil, in 2011. He is currently pursuing the Ph.D. degree with the Eindhoven University of Technology, Eindhoven, The Netherlands.

In 2013, he joined the Non-Volatile Memory Group, Freescale Semiconductors, Campinas, Brazil, as an Analog and Mixed Signal Designer. His cur-

rent research interests include analog and mixed-signal integrated circuits for power management, light-emitting diode drivers, and hybrid switching converters.



Mert Turhan (S'13) received the B.S. degree in electrical engineering from Istanbul Technical University, Istanbul, Turkey, in 2010, and the M.Sc. degree from Yeditepe University, Istanbul, in 2014. He is currently pursuing the Ph.D. degree with the Eindhoven University of Technology, Eindhoven, The Netherlands.

He was a Design Engineer with Servomatik Electronics Systems, Istanbul, which is a manufacturer of uninterruptible power supplies, voltage stabilizer, and battery charger. His current research interests

include switched-capacitor converters, multiple output converters, and their controllers.



**Eugenio Cantatore** (F'16) received master's and Ph.D. degrees in electrical engineering from Politecnico di Bari, Bari, Italy, in 1993 and 1997, respectively.

From 1997 to 1999, he was a fellow with the European Laboratory for Particle Physics, Geneva, Switzerland. In 1999, he moved to Philips Research, Eindhoven, The Netherlands. In 2007, he joined the Eindhoven University of Technology, Eindhoven. He has authored or co-authored over 200 papers in journals and conference proceedings, and holds

13 patents or patent applications.

Dr. Cantatore received the Beatrice Winner Award for Editorial Excellence from ISSCC in 2006, the Philips Research Invention Award in 2007, the Best Paper Award from ESSDERC in 2012, and the Distinguished Technical Paper Award from ISSCC in 2015. He was nominated in the Scientific American top 50 list. He is active in the technical program committees of IWASI, ESSDERC, ESSCIRC, and ISSCC. He is currently the Program Vice-Chair of ISSCC.